# True Dual Port RAM design with Dual clock

### Nishant Sachdeva

Dept. of Electronics and Communication Engineering
Punjab Engineering College
Chandigarh, India
nishantsachdeva.mtvlsi@pec.edu.in

Abstract—This paper presents the design of a Random Access Memory which is used to store data. The RAM has two ports, both have read and write functionality. Both ports have their own clock signals, which makes this design asynchronous in nature. The RAM can be shared among two separate processors both of which can read(write) data from(to) it simultaneously. This type of RAM is used for high speed(frequency) and low size data transfers between two asynchronous systems. Hence, applications which require varying level of complexity, and utilize two processors are heavily sped up by the use of dual port memories.

Index Terms-Dual Port RAM, Memory design

#### I. DESCRIPTION

The memory design is accomplished using Behavioural modelling in Verilog HDL [1]. A memory contains of a data structure which signifies a two-dimensional array of bits. The depth and width parameters can be modified by altering the parameters declared at the beginning of the design. The design contains many variables with their own unique functions. Address pointer are used to select the memory location which is to be read or written to. Each port has one address pointer. The write-enable pin tells the memory whether to read or write to itself. Each port has one write-enable pin. Clock of each port is designed according to the device that needs to access that port. Two data in and out buses are also manifested to ensure smooth flow of data in and out of the memory design.

#### II. RTL DIAGRAM

The RTL synthesis is done using yosys framework. The diagram in Fig. 1 shows the optimized result of synthesis. The address pins are unidirectional, and data pins are bidirectional i.e. data can flow into and out of the memory as per requirement. There are two always blocks in the design one for each port. These ensure that both ports remain sensitive to their clock signals in case of simultaneous accessing of memory by both devices. The read operation is automatically assumed if write enable is low, the data out bus receives the contents of the memory location that has been accessed. During write operation the contents of data in bus are stored at the memory address location provided in address bus and data out bus also receives the contents of memory. Hence, all write operations automatically also carry forward the data to output bus.

## III. WAVEFORM

Fig. 2 shows the waveforms of all the signals that were generated using a testbench file. It clearly shows the clock



Fig. 1. RTL Synthesis Diagram

signals, address pointers, write-enables, data in and out buses. At 100 units of time the address bus is activated, and the memory is loaded with data. The data is read at the next positive clock edges of both ports. Here, note that the B port is only able to read data after port A. This is due to the fact that port B waits for the data to be stores in the port A before actually reading the memory address.



Fig. 2. Waveforms of all signals

#### REFERENCES

[1] N. Sachdeva, "Dual Port RAM with dual clock," 2022. [Online]. Available: https://github.com/D4WN-9/Dual-Port-RAM-with-dual-clock/